free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對一優(yōu)質服務,即日起,元器件訂單實付商品金額<300元時,該筆訂單按2元/SKU加收服務費,感謝您的關注與支持!
    首頁產品索引MC100EP809

    MC100EP809

    購買收藏
    9 Differential HSTL / PECL to HSTL, 3.3 V

    制造商:ON

    中文數(shù)據(jù)手冊

    產品信息

    The MC100EP809 is a low skew 2:1:9 differential bus clock driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The part is designed for use in low voltage applications which require a large number of outputs to drive precisely aligned low skew signals to their destination. The two clock inputs are one differential HSTL and one differential LVPECL. Both input pairs can accept LVDS levels. They are selected by the CLK_SEL pin which is LVTTL. To avoid generation of a runt clock pulse when the device is enabled/disabled, the Output Enable (OE), which is LVTTL, is synchronous so that the outputs will only be enabled/disabled when they are already in LOW state.
    The MC100EP809 guarantees low output-to-output skew. The optimal design, layout, and processing minimize skew within a device and from lot to lot. The MC100EP809 output structure uses open emitter architecture and will be terminated with 50 to ground instead of a standard HSTL configuration. To ensure that tight skew specification is realized, both sides of the differential output need to be terminated identically into 50 even if only one output is being used.If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.
    Designers can take advantage of the EP809's performance to distribute low skew clocks across the backplane of the board.HSTL clock inputs may be driven single-end by biasing the non-driven pin in an input pair.
    • 100 ps Typical Device-to-Device Skew
    • 15 ps Typical Within Device Skew
    • HSTL Compatible Outputs Drive 50Ω to Ground with no Offset Voltage
    • Maximum Frequency > 750 MHz
    • 850 ps Typical Propagation Delay
    • Fully Compatible with Micrel SY89809L
    • PECL and HSTL Mode Operating Range: V
    • = 3 V to 3.6 V with GND = 0 V, V
    • = 1.6 V to 2.0 V
    • Open Input Default State
    • Pb-Free Packages are Available

    電路圖、引腳圖和封裝圖

    在線購買

    型號制造商描述購買
    MC100EP809MNGONMC100EP809 是一款低歪曲率 2:1:9 差分驅動器,在設計時考慮到時鐘分配,將兩個時鐘源集中到一個輸入多路復用器中。該零件設計用于需要大量輸出以將精確對齊的低歪曲率信號驅動到其目的地的低壓應用。兩個時鐘輸入是一個差分 HSTL 和一個差分 LVPECL。兩個輸入對都可以接受 LVDS 電平。它們由作為 LVTTL 的 CLK_SEL 引腳選擇。為避免在啟用/禁用器件時產生欠幅時鐘脈沖,作為 LVTTL 的輸出啟用 (OE) 是同步的,因此僅當輸出已經(jīng)處于低電平狀態(tài)時才啟用/禁用。MC100EP809 保證低輸出到輸出歪曲率。優(yōu)化的設計、布局和處理最大程度降低了器件內部以及器件到器件的歪曲率。MC100EP809 輸出結構采用開放式發(fā)射極架構,將以 50 歐姆端接接地而不是標準 HSTL 配置。為了確保達到嚴格的歪曲率規(guī)范,即使只使用一個輸出,差分輸出的兩端也需要同樣端接為 50 歐姆。 如果未使用輸出對,則兩個輸出都可以保持開路狀態(tài)(未端接),而不影響歪曲率。設計人員可以充分利用 EP809 的性能在電路板的背板上分配低歪曲率時鐘。 HSTL 時鐘輸入可以通過偏置輸入對中的非驅動引腳來進行單端驅動。 立即購買
    MC100EP809FAGONClock Fanout Buffer (Distribution), Multiplexer IC 750MHz 32-LQFP 立即購買
    MC100EP809MNR4GONIC CLK BUFFER 1:9 750MHZ 32QFN 立即購買
    MC100EP809FAR2GONIC CLK BUFFER 1:9 750MHZ 32LQFP 立即購買

    技術資料

    標題類型大?。↘B)下載
    AC Characteristics of ECL DevicesPDF896 點擊下載
    ECL Clock Distribution TechniquesPDF54 點擊下載
    Interfacing Between LVDS and ECLPDF121 點擊下載
    Designing with PECL (ECL at +5.0 V)PDF102 點擊下載
    The ECL Translator GuidePDF142 點擊下載
    Odd Number Divide By Counters with 50% Outputs and Synchronous ClocksPDF90 點擊下載
    ECLinPS, ECLinPS Lite, ECLinPS Plus and GigaComm Marking and Ordering Information GuidePDF71 點擊下載
    Storage and Handling of Drypack Surface Mount DevicePDF49 點擊下載

    應用案例更多案例

    系列產品索引查看所有產品

    max232cseMC33072MIC2164MC10H640
    MIC2103MCP6L91MC74AC273MCP4431
    MIC4802MMBTA64LMCP6V81MRF24J40MB
    MCP1541MIC281MP45DT02MCP1407
    MCP14700MC74AC259MCP87130MOC223M
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號工商網(wǎng)監(jiān)認證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照