free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁(yè)產(chǎn)品索引NB3H73113G

    NB3H73113G

    購(gòu)買收藏
    ?3.3 V / 2.5 V Programmable OmniClock Generator with I2C / SMBus Interface

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The NB3H73113G, which is a member of the OmniClock family, is a one?time programmable (OTP), low power PLL?based clock generator that supports any output frequency from 8 kHz to 200 MHz. The device accepts fundamental mode parallel resonant crystal or a single ended (LVCMOS/LVTTL) reference clock as input. It generates either three single ended (LVCMOS/LVTTL) outputs, orone single ended output and one differential (LVPECL/LVDS/HCSL/CML) output. The output signals can be modulated using the spread spectrum feature of the PLL(programmable spread spectrum type, deviation and rate) for applications demanding low electromagnetic interference (EMI). Individual output enable pins OE[2:0] are available to enable/disable the outputs. Individual output voltage pins VDDO[2:0] are available to independently set the output voltage of each output. The device supports SMBus / I2C interface with SCLK and SDATA signals. Usingthe standard protocol, data in the device registers can be modified to support different configurations. Using the PLL bypass mode, it is possible to get a copy of the input clock on any or all of the outputs. The device can be powered down using the Power Down pin (PD#). It is possible to program the internal input crystal load capacitance and the output drive current provided by the device. The device also has automatic gain control (crystal power limiting) circuitry which avoids the device overdriving the external crystal.
    • Member of the OmniClock Family of Programmable Clock Generators
    • Operating Power Supply: 3.3 V ±10%, 2.5 V ±10%
    • Supports SMBus / I2C Interface
    • I/O Standards - Inputs: LVCMOS/LVTTL, Fundamental Mode Crystal - Outputs: 1.8 V to 3.3 V LVCMOS/LVTTL - Outputs: LVPECL, LVDS, HCSL and CML
    • 3 Programmable Single Ended (LVCMOS/LVTTL) Outputs from 8 kHz to 200 MHz
    • 1 Programmable Differential Clock Output up to 200 MHz
    • Input Frequency Range - Crystal: 3 MHz to 50 MHz - Reference Clock: 3 MHz to 200 MHz
    • Configurable Spread Spectrum Frequency Modulation Parameters (Type, Deviation, Rate)
    • Individual Output Enable Pins
    • Independent Output Voltage Pins
    • Programmable Internal Crystal Load Capacitors
    • Programmable Output Drive Current for Single Ended Outputs
    • Power Saving Mode through Power Down Pin
    • Programmable PLL Bypass Mode
    • Programmable Output phase Inversion
    • Temperature Range ?40°C to 85°C
    • Packaged in 16?pin QFN
    • These are Pb?Free Devices

    在線購(gòu)買

    型號(hào)制造商描述購(gòu)買
    NB3H73113G00MNR2G-- 立即購(gòu)買

    技術(shù)資料

    標(biāo)題類型大?。↘B)下載
    QFN16 3x3, 0.5PPDF31 點(diǎn)擊下載
    3.3 V / 2.5 V Programmable OmniClock Generator with I2C / SMBus InterfacePDF297 點(diǎn)擊下載
    NB3x6x1xxG16QFN OmniClock Evaluation Kit ManualPDF1340 點(diǎn)擊下載
    NB3X6X1XXG16QFNEVK Bill of Materials ROHS CompliantPDF92 點(diǎn)擊下載
    NB3X6X1XXG16QFNEVK SchematicPDF1380 點(diǎn)擊下載
    One Time Programmable Clock Generator Evaluation Kit for 16 lead QFN Package - NB3X6X1XXG16QFNEVKUNKNOW136 點(diǎn)擊下載
    最新的一次性可編程和可再編程時(shí)鐘產(chǎn)生器概述UNKNOW135 點(diǎn)擊下載
    一次性可編程和可再編程的時(shí)鐘產(chǎn)生器OmniClockI2C/SMBus現(xiàn)場(chǎng)演示UNKNOW135 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    NSPM8181NTMFS6H801NNV25080WFNSVP249SDSF3
    NUD4011NB6L56NTMFS5H414NLT1GNB3N3002
    NCV7240NCP1077NCP1397NCV7342
    NCL30185NVTFS6H850NNUD4700NV24C08WF
    NSS60201SMTNCP5030NCP81178NCV7520
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營(yíng)業(yè)執(zhí)照