free性丰满hd毛多多,久久综合给合久久狠狠狠97色69 ,欧美成人乱码一区二区三区,国产美女久久久亚洲综合,7777久久亚洲中文字幕

尊敬的客戶:為給您持續(xù)提供一對(duì)一優(yōu)質(zhì)服務(wù),即日起,元器件訂單實(shí)付商品金額<300元時(shí),該筆訂單按2元/SKU加收服務(wù)費(fèi),感謝您的關(guān)注與支持!
    首頁產(chǎn)品索引CM2006

    CM2006

    購買收藏
    ?VGA Port Companion Circuit for Monitors

    制造商:ON

    中文數(shù)據(jù)手冊(cè)

    產(chǎn)品信息

    The CM2006 connects between the VGA or DVI-I port connector and the internal analog or digital flat panel controller logic. The CM2006 incorporates ESD protection for all signals, level shifting for the DDC signals and buffering for the SYNC signals. ESD protection for the video, DDC and SYNC lines is implemented with low-capacitance current steering diodes. All connector interface pins are designed to safely handle the high current spikes specified by IEC-61000-4-2 Level 4 (±8kV contact discharge). The ESD protection for the DDC, SYNC and VIDEO signal pins is designed to prevent ''backdrive current'' when the device is powered down while connected to a video source that is powered up. Separate positive supply rails are provided for the VIDEO / SYNC signals and DDC signals to facilitate interfacing with low voltage video controller ICs and microcontrollers to provide design flexibility in multisupply-voltage environments. Two Schmitt-triggered non-inverting buffers redrive and condition the HSYNC and VSYNC signals from the video connector (SYNC1, SYNC2). These buffers accept VESA VSIS compliant TTL input signals and convert them to CMOS output levels that swing between ground and V
    . Two N-channel MOSFETs provide the level shifting function required when the DDC controller or EDID EEPROM is operated at a lower supply voltage than the monitor. The gate terminals for these MOSFETS (V
    ) should be connected to the supply rail (typically 3.3V, 2.5V etc.) that supplies power to the transceivers of the DDC controller. The CM1693 is housed in space saving, low profile, 0.40mm pitch uDFN packages in a RoHS compliant,lead-free format.
    • Includes ESD protection, level-shifting, buffering and sync impedance matching
    • VESA VSIS Version 1 Revision 2 compatible interface
    • 7 channels of ESD protection for all VGA port connector pins. All pins meet IEC-61000-4-2 Level 4 ESD requirements (8kV contact discharge)
    • Very low loading capacitance from ESD protection diodes on VIDEO lines (3pF maximum)
    • Bidirectional level shifting N-channel FETs provided for DDC_CLK and DDC_DATA channels
    • Schmitt-triggered input buffers for HSYNC and VSYNC lines

    在線購買

    型號(hào)制造商描述購買
    CM2006-02QRONCONSUMER CIRCUIT, PDSO16 立即購買

    技術(shù)資料

    標(biāo)題類型大小(KB)下載
    VGA Port Companion Circuit for MonitorsPDF88 點(diǎn)擊下載
    QSOP-16PDF57 點(diǎn)擊下載

    應(yīng)用案例更多案例

    系列產(chǎn)品索引查看所有產(chǎn)品

    C0603X104K050TC1608C0G1H180J080AACM1236CSPEMI202A
    CAV25010C1206C105K5RACTUCC1350CMP402
    C3216X5R1A107M160ACCAT885CAV93C66CM1216
    cr2032CAP1208-1-A4-TRC1608C0G1H220JCM2020-01TR
    C3225X7R2A225M230ABCPH5901CC3200CAT3604V
    Copyright ?2012-2025 hqchip.com.All Rights Reserved 粵ICP備14022951號(hào)工商網(wǎng)監(jiān)認(rèn)證 工商網(wǎng)監(jiān) 營業(yè)執(zhí)照